





#### **FLEX YOUR MEMS: INTEGRATING SILICON DEVICES INTO FLEXIBLES ELECTRONICS**

Philippe Robert

Leti MEMS Workshop, June 25 2019, Estrel Congress Center, Berlin

#### leti ceatech

#### **CONTEXT : ELECTRONIC ON EVERYTHING** $\Rightarrow$ **THIN AND FLEXIBLE**











TempTraq's Wireless Patch



- Electronic on human
- Electronic in textile
- Electronic on objet









## **TECHNOLOGIES FOR COMPONENT INTEGRATION ON FLEX**



In production

GC Aero Flexible Circuitry, Inc



**Chip on Flex** 

Tag RFID

IC thickness > 120µm **Flexible only between components**  **Embedded in Flex** 

່ເກາຍເ

# 🗾 Fraunhofer EMFT





Stretchable electronic

In development

## 625 Si dies embedded in PDMS UCLA



Stretchable only between components

IC thickness < 80 μm Fully flexible (Silicon + substrate)



#### **TECHNOLOGIES FOR FLEXIBLE SUBSTRATE**

**Roll to roll** 







Panel







Wafer







- Large device
- Low resolution pattern
  (100μm electrical line, positioning)
- Low cost
- High throughput

- Small device
- High resolution pattern
  (10µm electrical line, 1µm positioning)
- High cost
- Low throughput



#### **Hybrid Approach : High density flexible patch on Low cost flexible substrate**









#### **CONFORMABLE ELECTRONIC**



## **COLLECTIVE PATCH FABRICATION ON WAFER CARRIER**

leti

Ceatech

1- Wafer with sacrificial layer 4- Deposition and structuration of pad 7- Coating with flexible layer Wafer carrier 2- Coating with flexible layer 5- Dies Flip-chip bonding 8- Flexible layer etching 3- Deposition and structuration of metal 6- **Collective** Dies thinning 9- Separation from carrier \*\*\*\*\* \_\_\_\_\_ 



- Interconnection using Gold Stud bump on die
- Collective bonding by <u>low temperature</u> thermo-compression and glue (< 150°C)</p>





## PATCH DEMONSTRATORS





**Polymer-glass** film incorporating silicon chips thin down to **30μm** 





**Polymer-polyme**r film incorporating silicon chips thin down to **30μm** 

## **ELECTRICAL PATCH TEST VEHICLE**



leti

Ceatech

#### After Flip-Chip Dies bonding

– 30mm





## ELECTRICAL YIELD (DAISY CHAIN)

|                | Large dies |         | Small dies |         |
|----------------|------------|---------|------------|---------|
|                | Peripheral | Central | Peripheral | Central |
| After bonding  | 100%       | 100%    | 100%       | 100%    |
| After thinning | 100%       | 100%    | 100%       | 100%    |
| After Coating  | 100%       | 100%    | 100%       | 100%    |



First demonstration of silicon dies integration within a flexible film using a collective thinning process.

## **UNDER DEVELOPMENT : HIGH PERFORMANCE STRAIN SENSOR PATCH**



leti

Ceatech

- Electrical test OK
- Full sensor performance in progress





## Thank you for your attention





Leti, technology research institute Commissariat à l'énergie atomique et aux énergies alternatives Minatec Campus | 17 rue des Martyrs | 38054 Grenoble Cedex | France www.leti-cea.com

