

## Leti D43D Workshop

Marcel Wieland, Globalfoundries

July 3rd, 2018



### Marcel Wieland, Globalfoundries

Operations, engineering and technology management. Tool selection, start up and ramp of HVM lines for 200/300mm. Technology transfer from/to US/ASIA.

Development of bump interconnects (lead free, copper pillar, micro pillar).

RF/MMW package design and verification methodology with chip to package co-design/simulation. EDA integration 3D WLP.

Technology selection and manufacturing of high volume semiconductor lines. Technology and product qualification for outsourced manufacturing.

Design automation for mixed signal RF/Digital nodes (22FDX/45RFSOI). Millimeter wave test site design and characterization

## 3D Packaging: Increasing Levels of Integration



Increasing Foundry Packaging Role

### Advanced Packaging Industry Landscape

- Industry is moving toward increasing levels of heterogeneous integration and memory density in package.
- Scalable compute packaging is an emerging trend:
  - Single small die is used for low end needs; many small dies are packaged in parallel for high performance needs.
- Datacenter bandwidth and performance needs are driving photonic packaging.

| Application                                             | Package Types                                                                                                                                                                                                   |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Center                                             | <ul> <li>Large 2.5D packages with HBM and ASIC w/ 3D SRAM.</li> <li>3D ASIC with L3 cache partitioned as separate die.</li> <li>SiPh MCMs with multiple fiber arrays.</li> </ul>                                |
| Artificial Intelligence (AI) & Machine<br>Learning (ML) | <ul> <li>ASIC w/ 3D SRAM.</li> <li>Scalable computing systems dependent on end application.</li> </ul>                                                                                                          |
| Internet of Things (IoT)                                | <ul> <li>System level packages with many different device types and process nodes (i.e. CMOS, GaN, MEMS, etc).</li> <li>Multi-chip Fan Out or Si Interposer.</li> </ul>                                         |
| RF & mmWave                                             | <ul> <li>Multi-chip modules with several heterogeneous dies (i.e. LNA, PA, Switch, Filter, etc).</li> <li>3D integration w/ TSV Last processing.</li> <li>Integrated antennae and passives key need.</li> </ul> |

# Thank you





The information contained herein [is confidential and] is the property of GLOBALFOUNDRIES and/or its licensors.

This document is for informational purposes only, is current only as of the date of publication and is subject to change by GLOBALFOUNDRIES at any time without notice.

GLOBALFOUNDRIES, the GLOBALFOUNDRIES logo and combinations thereof are trademarks of GLOBALFOUNDRIES Inc. in the United States and/or other jurisdictions. Other product or service names are for identification purposes only and may be trademarks or service marks of their respective owners.

© GLOBALFOUNDRIES Inc. 2018. Unless otherwise indicated, all rights reserved. Do not copy or redistribute except as expressly permitted by GLOBALFOUNDRIES.