# **Telecommunications**: "ambient intelligence" needs **nanotechnologies**

The convergence of computing, telecommunications and multimedia has set the scene for a worldwide network seamlessly extending to every human user. This concept will revolutionize the design of individual terminals, and the performances required can only be achieved through nanocomponents.

elecommunications have always been driven by new technologies, sparking a host of developments: from the use of vacuum tubes in wireless communications, then semiconductors, and more recently, optics technology for high-speed connections. Will this demand fade in coming years? The answer to this question lies in the wider context of the convergence between computing, telecommunications and multimedia resources. This convergence is already underway, and will bring form to "ambient intelligence" scenarios by multiplying the means of communication. It is therefore reasonable to expect a huge boom in wireless communications (high- and low-speed, with a wide range of service quality). This boom will also bring with it heavy constraints in terms of energy consumption.

#### A user-empowerment network

Our vision of future communications systems resembles a giant worldwide network branching out to integrate individual humans, generating the notion of a "user-fitted network". This kind of ultra-complex system can nevertheless be broken down into three main communications nodes: the fixed, the mobile, and the embedded communications device.

#### The fixed node: a holographic solution?

The fixed node is a data processing station combined with mass storage capability able to process incoming data volumes sent over the Internet and redirected to all kinds of communicating objects. The expected computation power is over 100 Gops/watt<sup>(1)</sup> with storage capacity of several terabytes (Tb), which corresponds to the data recorded during a user's life-



time. Energy consumption can reach 10 W. This means current technology is to be bettered by a factor of 1,000.

This node could be smart-home hardware, or onboard vehicle intelligence. The technological advances in mass storage generated by **nanotechnology** research are set to evolve the most: progressive phasing out of DVD, with the potential emergence of

(1) 1 Gops = 1 billion operations per second

Radio-frequency measurement facilities at the CEA-Leti, Grenoble, where point frequency response of components, particularly RF MEMS, is assessed (directly on the wafer) for induction coils in magnetic materials, or SOI transistors.



Figure 1. Working principle of nanowire memory

#### Nanotechnology into applications

00 nm

Organized assembly

of carbon nanotubes



holographic data storage capable of reaching the 10 Tbit/cm<sup>3</sup> barrier (figure 1).

The mobile node: the "nano" driving data storage.

The mobile node is a high-performance mobile system able to interact with other nodes and process recorded and transmitted data locally. The forecast computing power is in the 10 to 100 Gops/W bracket, while energy consumption has to be kept below 1 W. The main technical hurdle involved is controlling energy consumption, especially in mobile systems. Low-cost non-volatile memory has to be integrated in order to gather data from the local environment, which may well mean drafting in nanotechnologies as back-up to ultra-small transistors (see *Nanotransistors: to be or not to be CMOS-on-silicon*?)

#### The embedded communications device: the energy deadlock

Ranging from RFID (Radio Frequency Identification Device) tags to environment sensors, the embedded communications device is very low-cost hardware (€1) boasting an autonomous energy source covering its full lifetime. Its energy consumption has to be taken to below 100  $\mu$ W. Data storage and energy recycling technologies are the deadlock to be broken before this approach can be generalized.

#### The nano-inside approach holds the most promise

Due to the costs involved in **lithography** below a 45-nm feature-size (See *From microelectronics to nanoelectronics*), other solutions for fabricating memory are being weighed up. There is increasing pressure to reduce cost per surface unit for memory since relative memory surface area in an **integrated** 



**circuit** continues to rise. Pioneering solutions combining **nanowires** or **nanotubes** with conventional **CMOS** functions may lead us to reach one terabit per  $cm_2$  at a nevertheless reasonable cost. This is the "nano-inside" approach, the principle of which is illustrated in Figure 2.

Molecular memories can reach even higher densities, but access to the memory point has yet to be invented. These approaches have all been considered under basic technology research (RTB) programmes, and are at the core of the cross-disciplinary "Chimtronique" project.

#### MEMS are already giving results

Electronics has ousted mechanics, and transistors have advantageously replaced relays in automated devices. Nevertheless, mechanical devices still carry irreplaceable features (no leakage current, strong heat dissipation capacities) that fully justify their continued use, for example in radio-frequency (**RF**) functions. Miniaturization and high-volume-production have made possible the large-scale use of these devices in future applications. **MEMS** have found a wide range of applications: power switches, variable capacity, micro-switches, resonant cavities, adaptive antenna arrays, etc.

#### New interfaces, new architectures

Current human-machine interfaces are poorly adapted to future mobile devices. The screens are energygreedy, the keypads uncomfortable and cumbersome. New interfaces need to be devised, incorporating retina imaging, voice recognition, direct links to neuronal activity. Nanotechnologies offer obvious advantages in all of these fields, especially biological interfaces.

These novel interfaces need to be accompanied by new architectures and enhanced synergy between hardware and software. It is well known that when a system's energy consumption has to be reduced, the most significant energy savings are made when the problem is processed at system level, for example by reducing data exchange and dynamically adjusting functional parameters.

This approach cannot be achieved without strongly enhanced synergy between hardware and software. This is what is being developed in the network-onchip project led in tandem by the Leti (Electronics and Information Technology Laboratory) and the List (Systems and Technologies Integration Laboratory) at the CEA. The aim of the project is to develop a highly flexible new architecture geared to telecommunications-oriented applications.

> > Hervé Fanet Technological Research Division CEA-Leti, Grenoble Centre

### A From the macroscopic to the nanoworld, and vice versa...

n order to gain a better idea of the size of microscopic and nanoscopic\* objects, it is useful to make comparisons, usually by aligning different scales, *i.e.* matching the natural world, from molecules to man, to engineered or fabricated objects (Figure). Hence, comparing the "artificial" with the "natural" shows that artificially-produced **nanoparticles** are in fact smaller than red blood cells.

Another advantage of juxtaposing the two is that it provides a good illustration of the two main ways of developing nanoscale systems or objects: *top-down* and *bottom-up*. In fact, there are two ways

\* From the Greek *nano meaning* "very small", which is also used as a prefix meaning a billionth (10<sup>-9</sup>) of a unit. In fact, the **nanometre** (1 nm = 10<sup>-9</sup> metres, or a billionth of a metre), is the master unit for nanosciences and nanotechnologies.

into the nanoworld: molecular manufacturing, involving the control of single atoms and the building from the ground up, and extreme miniaturization, generating progressively smaller systems. Top-down technology is based on the artificial, using macroscopic materials that we chip away using our hands and our tools: for decades now, electronics has been applied using silicon as a substrate and what are called "wafers" as workpieces. In fact, microelectronics is also where the "top-down" synthesis approach gets its name from. However, we have reached a stage where, over and above simply adapting the miniaturization of silicon, we also



300-mm silicon wafer produced by the Crolles2 Alliance, an illustration of current capabilities using top-down microelectronics.

have to take on or use certain physical phenomena, particularly from quantum physics, that operate when working at the nanoscale.

The bottom-up approach can get around these physical limits and also cut manufacturing costs, which it does by using component **self-assembly**. This is the approach that follows nature by assembling molecules to create **proteins**, which are a series of amino acids that the super-molecules, *i.e.* **nucleic acids** (DNA, RNA), are able to produce within cells to form functional structures that can reproduce in more complex patterns. Bottom-up synthesis aims at structuring the material using "building blocks", including atoms themselves, as is the case with living objects in nature. Nanoelectronics seeks to follow this assembly approach to make functional structures at lower manufacturing cost.

The nanosciences can be defined as the body of research into the physical, chemical or biological properties of nano-objects, how to manufacture them, and how they self-assemble by auto-organisazation.

Nanotechnologies cover all the methods that can be used to work at molecular scale to reorganize matter into objects and materials, even progressing to the macroscopic scale.

### A (next)



#### A guide to quantum physics

uantum physics (historically known as quantum mechanics) covers a set of physical laws that apply at microscopic scale. While fundamentally different from the majority of laws that appear to apply at our own scale, the laws of quantum physics nevertheless underpin the general basis of physics at all scales. That said, on the macroscopic scale, quantum physics in action appears to behave particularly strangely, except for a certain number of phenomena that were already curious, such as superconductivity or superfluidity, which in fact can only explained by the laws of guantum physics. Furthermore, the transition from the validating the paradoxes of quantum physics to the laws of classical physics, which we find easier to comprehend, can be explained in a very general way, as will be mentioned later.

Quantum physics gets its name from the fundamental characteristics of quantum objects: characteristics such as the angular momentum (spin) of discrete or discontinuous particles called quanta, which can only take values multiplied by an elementary quantum. There is also a quantum of action (product of a unit of energy multiplied by time) called Planck's cons-



An "artist's impression" of the Schrödinger equation.

tant (symbolized as h) which has a value of 6.626 x  $10^{-34}$  joule second. While classical physics separates waves from particles, quantum physics somehow covers both these concepts in a third group, which goes beyond the simple wave-particle duality that Louis de Broglie imagined. When we attempt to comprehend it, it sometimes seems closer to waves, and sometimes to particles. A guantum object cannot be separated from how it is observed, and has no fixed attributes. This applies equally to a particle - which in no way can be likened to a tiny little bead following some kind of trajectory - of light (photon)

or matter (electron, proton, neutron, atom, etc.).

This is the underlying feature behind the Heisenberg uncertainty principle, which is another cornerstone of quantum physics. According to this principle (which is more *indeterminacy* than *uncertainty*), the position and the velocity of a particle cannot be measured *simultaneously* at a given point in time. Measurement remains possible, but can never be more accurate than *h*, Planck's constant. Given that these approximations have no intrinsically real value outside the observation process, this simultaneous determination of both position and velocity becomes simply impossible.

### ₿ (next)

At any moment in time, the quantum object presents the characteristic of superposing several states, in the same way that one wave can be the sum of several others. In quantum theory, the amplitude of a wave (like the peak, for example) is equal to a **probability** amplitude (or probability wave), a complex number-valued function associated with each of the possible sates of a system thus described as quantum. Mathematically speaking, a physical state in this kind of system is represented by a state vector, a function that can be added to others via superposition. In other words, the sum of two possible state vectors of a system is also a possible state vector of that system. Also, the product of two vector spaces is also the sum of the vector products, which indicates entanglement: as a state vector is generally spread through space, the notion of local objects no longer holds true. For a pair of entangled particles, *i.e.* particles created together or having already interacted, that is, described by the *product* and not the *sum* of the two individual state vectors, the fate of each particle is linked - entangled with the other, regardless of the distance between the two. This characteristic, also called quantum state entanglement, has staggering consequences, even before considering the potential applications, such as quantum cryptography or - why not? - teleportation. From this point on, the ability to predict the behaviour of a quantum system is reduced to probabilistic or statistical predictability. It is as if the quantum object is some kind of "juxtaposition of possibilities". Until it has been measured, the measurable size that supposedly quantifies the physical property under study is not strictly defined. Yet as soon as this measurement process is launched, it destroys the quantum superposition through the "collapse of the wave-packet" described by Werner Heisenberg in 1927. All the properties of a quantum system can be deduced from the equation that Erwin Schrödinger put forward the previous year. Solving the Schrödinger equation made it possible to determine the energy of a system as well as the wave function, a notion that tends to be replaced by the probability amplitude.

According to another cornerstone principle of quantum physics, the **Pauli exclusion principle**, two identical halfspin ions (fermions, particularly electrons) cannot simultaneously share the same position, spin and velocity (within the limits imposed by the uncertainty principle), *i.e.* share the same *quantum state.* **Bosons** (especially photons) do not follow this principle, and can exist in the same quantum state.

The coexistence of superposition states is what lends coherence to a guantum system. This means that the theory of **quantum decoherence** is able to explain why macroscopic objects. atoms and other particles, present "classical" behaviour whereas microscopic objects show quantum behaviour. Far more influence is exerted by the "environment" (air, background radiation, etc.) than an advanced measurement device, as the environment radically removes all superposition of states at this scale. The larger the system considered, the more it is coupled to a large number of degrees of freedom in the environment, which means the less "chance" (to stick with a probabilistic logic) it has of maintaining any degree of guantum coherence.

#### **TO FIND OUT MORE:**

Étienne Klein, *Petit voyage* dans le monde des quanta, Champs, Flammarion, 2004.

### Molecular beam epitaxy

**Quantum wells** are grown using UMolecular Beam Epitaxy (from the Greek taxi, meaning order, and epi, meaning over), or MBE. The principle of this physical deposition technique, which was first developed for arowing III-V semiconductor crystals. is based on the evaporation of ultrapure elements of the component to be grown, in a furnace under ultrahigh vacuum (where the pressure can be as low as 5.10<sup>-11</sup> mbar) in order to create a pure, pollution-free surface. One or more thermal beams of atoms or molecules react on the surface of a single-crystal wafer placed on a substrate kept at high temperature (several hundred °C), which serves as a lattice for the formation of a film called epitaxial film. It thus becomes possible to stack ultra-thin layers that measure a millionth of a millimetre each, *i.e.* composed of only a few atom planes.

The elements are evaporated or sublimated from an ultra-pure source placed in an effusion cell for Knudsen cell: an enclosure where a molecular flux moves from a region with a given pressure to another region of lower pressure) heated by the Joule effect. A range of structural and analytical probes can monitor film growth in situ in real time, particularly using surface quality analysis and grazing angle phase transitions by LEED (Low energy electron diffraction) or RHEED (Reflection high-energy electron diffraction). Various spectroscopic methods are also used, including Auger electron spectroscopy, secondary ion mass spectrometry (SIMS). X-ray photoelectron spectrometry (XPS) or ultraviolet photoelectron spectrometry (UPS).

As *ultra-high-vacuum* technology has progressed, molecular beam epitaxy has branched out to be applied beyond III-V semiconductors to embrace metals and insulators. In fact, the vacuum in the growth chamber, whose design changes depending on the properties of the matter intended to be deposited, has to be better than 10<sup>-11</sup> mbar in order to grow an ultra-pure film of exceptional crystal quality at relatively low substrate temperatures. This value corresponds to the vacuum quality when the growth chamber is at rest. Arsenides, for example, grow at a residual vacuum of around 10<sup>-8</sup> mbar as soon as the arsenic cell has reached its set growth temperature. The pumping necessary to achieve these performance levels draws on several techniques using ion pumps, cryopumping, titanium sublimation pumping, diffusion pumps or turbomolecular pumps. The main impurities (H<sub>2</sub>, H<sub>2</sub>O, CO and CO<sub>2</sub>) can present partial pressures of lower than 10<sup>-13</sup> mbar.

### The transistor, fundamental component of integrated circuits

The first transistor was made in germanium by John Bardeen and Walter H. Brattain, in December 1947. The year after, along with William B. Shockley at **Bell Laboratories**, they developed the bipolar transistor and the associated theory. During the 1950s, transistors were made with **silicon** (Si), which to this day remains the most widely-used **semiconductor** due to the exceptional quality of the interface created by silicon and silicon oxide (SiO<sub>2</sub>), which serves as an insulator. In 1958, Jack Kilby invented the **integrated circuit** by manufacturing 5 components on the same **substrate**. The 1970s saw the advent of the first microprocessor, produced by Intel and incorporating 2,250 transistors, and the first memory. The complexity of integrated circuits has grown exponentially (doubling every 2 to 3 years according to "Moore's law") as transistors continue to become increasingly miniaturized.



#### Figure.

A MOS transistor is a switching device for controlling the passage of an electric current from the source (S) to the drain (D) via a gate (G) that is electrically insulated from the conducting channel. The silicon substrate is marked B for Bulk.

The transistor, a name derived from transfer and resistor. is a fundamental component of microelectronic integrated circuits, and is set to remain so with the necessary changes at the nanoelectronics scale: also well-suited to amplification, among other functions, it performs one essential basic function which is to open or close a current as required, like a switching device (Figure). Its basic working principle therefore applies directly to processing binary code (0, the current is blocked, 1 it goes through) in logic circuits (inverters, gates, adders, and memory cells).

The transistor, which is based on the transport of **electrons** in a solid and not in a vacuum, as in the electron tubes of the old **triodes**, comprises three **electrodes** (anode, cathode and gate), two of which serve as an electron reservoir: the source, which acts as the emitter filament of an electron tube, the drain, which acts as the collector plate, with the gate as "controller". These elements work differently in the two main types of transistor used today: bipolar junction transistors, which came first, and field effect transistors (FET).

Bipolar transistors use two types of charge carriers, electrons (negative charge) and holes (positive charge), and are comprised of identically doped (p or n) semiconductor substrate parts

## □ (next)

separated by a thin layer of inverselydoped semiconductor. By assembling two semiconductors of opposite types (a p-n junction), the current can be made to pass through in only one direction. Bipolar transistors, whether n-p-n type or p-n-p type, are all basically current amplifier controlled by a gate current<sup>[1]</sup>: thus, in an n-p-n transistor, the voltage applied to the p part controls the flow of current between the two n regions. Logic circuits that use bipolar transistors, which are called TTL (for transistor-transistor logic), consume more energy than field effect transistors which present a zero gate current in off-state and are voltagecontrolled.

Field effect transistors, most commonly of MOS (metal oxide semiconductor) type, are used in the majority of today's CMOS (C for complementary) logic circuits<sup>[2]</sup>. Two n-type regions are created on a p-type silicon crystal by doping the surface. These two regions, also called drain and source, are thus separated by a very narrow p-type space called the **channel**. The effect of a positive current on the control electrode, naturally called the **gate**, positioned over the semiconductor forces the holes to the surface, where they attract the few mobile electrons of the semiconductor. This forms a conducting channel between source and drain (Figure). When a negative voltage is applied to the gate, which is electrically insulated by an oxide layer, the electrons are forced out of the channel. As the positive voltage increases, the channel resistance decreases, letting proaressively more current through. In an integrated circuit, transistors together with the other components (diodes, condensers, resistances) are initially incorporated into a "chip" with more or less complex functions. The circuit is built by "sandwiching" layer upon layer of conducting materials and insulators formed by lithography (Box E, Lithography, the key to miniaturization). By far the most classic application of this is the microprocessor at the heart of our computers, which contains several hundred million transistors (whose size has been reduced 10,000-fold since the 1960s), soon a billion. This has led to industrial manufacturers splitting the core of the processors into several subunits working in parallel!



The very first transistor.



8 nanometre transistor developed by the Crolles2 Alliance bringing together STMicroelectronics, Philips and Freescale Semiconductor.

(1) This category includes **Schottky transistors** or **Schottky barrier transistors** which are field effect transistors with a metal/semiconductor control gate that, while more complex, gives improved charge-carrier mobility and response times.

(2) Giving **MOSFET** transistor (for Metal Oxide Semiconductor Field Effect Transistor).

### Lithography, the key to miniaturization

Optical lithography (photolithography) is a major application in the particle-matter interaction, and constitutes the classical process for fabricating integrated circuits. It is a key step in defining circuit patterns, and remains a barrier to any future development. Since resolution, at the outset, appears to be directly proportional to wavelength, feature-size first progressed by a step-wise shortening of the wavelength  $\lambda$  of the radiation used.

The operation works via a reduction lens system, by the *exposure* of a photoresist film

to energy particles, from the ultraviolet (UV) photons currently used through to X photons, ions, and finally electrons, all through a mask template carrying a pattern of the desired circuit. The aim of all this is to transfer this pattern onto a stack of insulating or conducting layers that make up the mask. These layers will have been deposited previously (the layering stage) on a wafer of semiconductor material, generally silicon. After this process, the resin dissolves under exposure to the air (development). The exposed parts of the initial layer can then be etched selectively, then the resin is lifted away chemically before deposition of the following layer. This lithography step can take place over twenty times during the fabrication of an integrated circuit (Figure).

In the 1980s, the microelectronics industry used mercury lamps delivering near-UV (g, h and i lines) through quartz optics, with an emission line of 436 nanometres (nm). This system was able to etch structures to a feature-size of 3 microns ( $\mu$ m). This system was used through to the mid-90s, when it was replaced by excimer lasers emitting far-UV light (KrF, krypton fluoride at 248 nm, then ArF, argon fluoride at 193 nm, with the photons thus created generating several electronvolts) that were able to reach a resolution of 110 nm, pushed to under 90 nm with new processes.

In the 1980s, the CEA's Electronics and Information Technology Laboratory (Leti) pioneered the application of lasers in lithography and the fabrication of integrated circuits using excimer lasers, and even the most advanced integrated circuit production still uses these sources.



Photolithography section in ultra-clean facilities at the STMicroelectronics unit in Crolles (Isère).

The next step for high-volume production was expected to be the  $F_2$  laser  $(\lambda = 157 \text{ nm})$ , but this lithography technology has to all intents and purposes been abandoned due to complications involved in producing optics in  $CaF_{2}$ , which is transparent at this wavelength. While the shortening of wavelengths in exposure tools has been the driving factor behind the strong resolution gain already achieved, two other factors have nevertheless played key roles. The first was the development of polymer-lattice photoresists with low absorbance at the wavelengths used, implementing progressively more innovative input energy reflection/emission systems. The second was enhanced optics reducing diffraction interference (better surface

#### quality, increase in **numerical aperture**).

Over the years, the increasing complexity of the optical systems has led to resolutions actually *below* the source wavelength. This development could not continue without a major technological breakthrough, a huge step forward in wavelength. For generations of integrated circuits with a lowest resolution of between 80 and 50 nm (the next "node" being at 65 nm), various different approaches are competing to offer particle projection at evershorter wavelengths. They use

either "soft" X-rays at extreme ultraviolet wavelength (around 10 nm), "hard" X-rays at wavelengths below 1 nm, ions or electrons.

The step crossing below the 50 nm barrier will lead towards low-electronenergy (10 eV)-enabled nanolithography with technology solutions such as the scanning tunnelling microscope and molecular beam epitaxy (Box C) for producing "superlattices".



Figure. The various phases in the lithography process are designed to carve features out of the layers of conducting or insulating materials making up an integrated circuit. The sequences of the operation are laying of a photoresist, then projecting the pattern on a mask using a reduction optics system, which is followed by dissolution of the resin that is exposed to the light beam (development). The exposed parts of the initial layer can then be etched selectively, then the resin is lifted away before deposition of the following layer.

#### G The tunnel effect, a quantum phenomenon

uantum physics predicts unexpec-🖳 ted behaviour that defies ordinary intuition. The tunnel effect is an example. Take the case of a marble that rolls over a bump. Classical physics predicts that unless the marble has enough kinetic energy it will not reach the top of the bump, and will roll back towards its starting point. In quantum physics, a particle (proton, electron) can get past the bump even if its initial energy is insufficient, by "tunnelling" through. The tunnel effect makes it possible for two protons to overcome their mutual electrical repulsion at lower relative velocities than those predicted by classical calculations.

Tunnel effect microscopy is based on the fact that there is a finite probability that a particle with energy lower than the height of a potential barrier (the bump)

can still jump over it. The particles are electrons travelling through the space hetween two electrodes. These electrodes are a fine metal tip terminating in a single atom, and the metal or semiconductor surface of the sample. In classical physics a solid surface is considered as a well-defined boundary with electrons confined inside the solid. By contrast, in quantum physics each electron has wave properties that make its location uncertain. It can be visualized as an electron cloud located close to the surface. The density of this cloud falls off exponentially with increasing distance from the solid surface. There is thus a certain probability that an electron will be located "outside" the solid at a given time. When the fine metal tip is brought near the surface at a distance of less than a nanometre, the wave function associated with the electron is non-null on the other side of the potential barrier and so electrons can travel from the surface to the tip, and *vice versa*, by the tunnel effect. The potential barrier crossed by the electron is called the tunnel barrier. When a low potential is applied between the tip and the surface, a tunnel current can be detected. The tip and the surface being studied together form a local tunnel junction. The tunnel effect is also at work in Josephson junctions where a direct current can flow through a narrow discontinuity between two superconductors.

In a transistor, an unwanted tunnel effect can appear when the insulator or grid is very thin (nanometre scale). Conversely, the effect is put to use in novel devices such as Schottky barrier tunnel transistors and carbon nanotube assemblies.